Designing with the UltraScale and UltraScale+ Architectures

Course Description

This course introduces new and experienced designers to the most sophisticated aspects of the UltraScale and UltraScale+ architectures. Targeted towards designers who have used the Vivado® Design Suite, this course focuses on designing for the new and enhanced resources found in our new FPGA family.

Topics covered include an introduction to the new CLB resources, the clock management resources (MMCM and PLL), global and regional clocking resources, memory and DSP resources, and source-synchronous resources. A description of the improvements to the dedicated transceivers and Transceiver Wizard is also included. Use of the Memory Interface Generator (MIG) and the new DDR4 memory interface capabilities is also covered.

In addition, you will learn how to best migrate your design and IP to the UltraScale architecture and the best way to use the Vivado Design Suite during design migration. A combination of modules and labs allow for practical hands-on experience of the principles taught.

Level

FPGA 3

Training Duration

2 days

Who Should Attend?

Anyone who would like to build a design for the UltraScale™ or UltraScale+™ device family

Prerequisites
Software Tools
  • Vivado Design or System Edition 
Hardware
  • Architecture:UltraScale+ UltraScale FPGAs*
  • Demo board: None*

* This course focuses on the UltraScale architecture. Check with your local Authorized Training Provider for specifics or other customizations.

Skills Gained

After completing this comprehensive training, you will have the necessary skills to:

  • Take advantage of the primary UltraScale architecture resources
  • Describe the new CLB capabilities and the impact that they make on your HDL coding style
  • Define the block RAM, FIFO, and DSP resources available
  • Describe the UltraRAM features
  • Properly design for the I/O and SERDES resources
  • Identify the MMCM, PLL, and clock routing resources included
  • Identify the hard IP resources available for implementing high-performance DDR4 memory interfaces
  • Describe the additional features of the dedicated transceivers
  • Effectively migrate your IP and design to the UltraScale architecture as quickly as possible
Course Outline
 
Day 1

 

1.1 Introduction to the UltraScale Architecture
Review the UltraScale architecture, which includes enhanced CLB resources, DSP resources, etc.
 
1.2 UltraScale Architecture CLB Resources
Examine the CLB resources, such as the LUT and the dedicated carry chain in the UltraScale architecture.
 
1.3 HDL Coding Techniques
Analyze a design that has asynchronous resets by generating various reports, such as the Timing Summary report and Utilization report. Convert the asynchronous resets to synchronous resets by removing the reset signal from the sensitivity list.
 
1.4 UltraScale Architecture Clocking Resources
Use the Clocking Wizard to configure a clocking subsystem to provide various clock outputs and distribute them on the dedicated global clock networks.
 
1.5 FPGA Design Migration
Migrate an existing 7 series design to the UltraScale architecture.
 
1.6 Clocking Migration
Migrate a 7 series design to the UltraScale architecture with a focus on clocking resources.
 
1.7 UltraScale Architecture Block RAM Memory Resources
Review the block RAM resources in the UltraScale architecture.

1.8 UltraScale Architecture FIFO Memory Resources
Review the FIFO resources in the UltraScale architecture.
 
1.9 UltraRAM Memory
Use UltraRAM for a design requiring a larger memory size than block RAM.
 
1.10 UltraScale Architecture DSP Resources
Review the DSP Resources in the UltraScale architecture.

Day 2

2.1 Design Migration Software Recommendations
List the Xilinx software recommendations for design migrations from 7 series to the UltraScale architecture.

2.2 DDR3 MIG Design Migration
Migrate a 7 series MIG design to the UltraScale architecture.

2.3 DDR4 Design Creation Using MIG
Create a DDR4 memory controller with the Memory Interface Generator (MIG) utility.

2.4 UltraScale Architecture I/O Resources Overview
Review the I/O resources in the UltraScale architecture.
 
2.5 UltraScale Architecture I/O Resources – Component Mode
Implement a high-performance, source-synchronous interface using I/O resources in Component mode for the UltraScale architecture.

2.6 UltraScale Architecture I/O Resources – Native Mode
Implement a high-performance, source-synchronous interface using I/O resources in Native mode for the UltraScale architecture.

2.7 Design Migration Methodology
Review the migration methodology recommended by Xilinx for design migrations.
 
2.8 10G PCS/PMA and MAC Design Migration
Migrate a successfully implemented 7 series design containing the 10G Ethernet MAC and 10G PCS/PMA IP to an UltraScale FPGA.

2.9 UltraScale Architecture Transceivers
Review the enhanced features of the transceivers in the UltraScale architecture.
 
2.10 UltraScale FPGAs Transceivers Wizard
Use the Transceivers Wizard to build a design that uses a single serial transceiver and observe the created file structures.

2.11 Introduction to the UltraScale+ Families
Identify the enhancements made to the UltraScale architecture in the UltraScale+ architecture families.

DOWNLOAD REGISTRATION FORM

  ONLINE REGISTRATION

 

Course Registration Form


Course Title
Invalid Input

or Key in Your Own Title
Invalid Input

Course Start Date

Invalid Input

Sponsorship (*)
Invalid Input


Contact Person


Salutation(*)
Invalid Input

Name(*)
Invalid Input

Designation/ Department/ Division(*)
Invalid Input

Company(*)
Invalid Input

Billing Address (*)
Invalid Input

Street Address

(*)
Invalid Input

Street Address Line 2

City(*)
Invalid Input

State / Province(*)
Invalid Input

Postal / Zip Code(*)
Invalid Input

Telephone(*)
Invalid Input

Fax
Invalid Input

Email Address (*)
Invalid Input


Participant Details


Participant Salution 1
Invalid Input

Participant Name1
Invalid Input

Designation/ Department/ Division
Invalid Input

Telephone
Invalid Input

Fax
Invalid Input

Email Address
Invalid Input

Dietary Requirement
Invalid Input


Participant Salution 2
Invalid Input

Participant Name2
Invalid Input

Designation/ Department/ Division
Invalid Input

Telephone
Invalid Input

Fax
Invalid Input

Email Address
Invalid Input

Dietary Requirement
Invalid Input


Participant Salution 3
Invalid Input

Participant Name 3
Invalid Input

Designation/ Department/ Division
Invalid Input

Telephone
Invalid Input

Fax
Invalid Input

Email Address
Invalid Input

Dietary Requirement
Invalid Input


Payment Method(*)
Invalid Input

Cheque number
Invalid Input

PO Number
Invalid Input

How did you get to know about this programme?(*)
Invalid Input

Terms and Conditions
Invalid Input

Invalid Input